Contiki 2.6

spi.c

00001 /*
00002  * Copyright (c) 2006, Swedish Institute of Computer Science
00003  * All rights reserved.
00004  *
00005  * Redistribution and use in source and binary forms, with or without
00006  * modification, are permitted provided that the following conditions
00007  * are met:
00008  * 1. Redistributions of source code must retain the above copyright
00009  *    notice, this list of conditions and the following disclaimer.
00010  * 2. Redistributions in binary form must reproduce the above copyright
00011  *    notice, this list of conditions and the following disclaimer in the
00012  *    documentation and/or other materials provided with the distribution.
00013  * 3. Neither the name of the Institute nor the names of its contributors
00014  *    may be used to endorse or promote products derived from this software
00015  *    without specific prior written permission.
00016  *
00017  * THIS SOFTWARE IS PROVIDED BY THE INSTITUTE AND CONTRIBUTORS ``AS IS'' AND
00018  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
00019  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
00020  * ARE DISCLAIMED.  IN NO EVENT SHALL THE INSTITUTE OR CONTRIBUTORS BE LIABLE
00021  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
00022  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
00023  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
00024  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
00025  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
00026  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
00027  * SUCH DAMAGE.
00028  */
00029 
00030 #include "contiki.h"
00031 
00032 /*
00033  * This is SPI initialization code for the MSP430X architecture.
00034  *
00035  */
00036 unsigned char spi_busy = 0;
00037 
00038 /*
00039  * Initialize SPI bus.
00040  */
00041 void
00042 spi_init(void)
00043 {
00044   // Initialize ports for communication with SPI units.
00045 
00046   UCB0CTL1 |=  UCSWRST;                //reset usci
00047   UCB0CTL1 |=  UCSSEL_2;               //smclk while usci is reset
00048   UCB0CTL0 = ( UCMSB | UCMST | UCSYNC | UCCKPL); // MSB-first 8-bit, Master, Synchronous, 3 pin SPI master, no ste, watch-out for clock-phase UCCKPH
00049 
00050   UCB0BR1 = 0x00;
00051   UCB0BR0 = 0x02;
00052 
00053 //  UCB0MCTL = 0;                       // Dont need modulation control.
00054 
00055   P3SEL |= BV(SCK) | BV(MOSI) | BV(MISO); // Select Peripheral functionality
00056   P3DIR |= BV(SCK) | BV(MISO);  // Configure as outputs(SIMO,CLK).
00057 
00058   //ME1   |= USPIE0;            // Module enable ME1 --> U0ME? xxx/bg
00059 
00060   // Clear pending interrupts before enable!!!
00061   IFG2 &= ~UCB0RXIFG;
00062   IFG2 &= ~UCB0TXIFG;
00063   /* UCB0IE &= ~UCRXIFG; */
00064   /* UCB0IE &= ~UCTXIFG; */
00065   UCB0CTL1 &= ~UCSWRST;         // Remove RESET before enabling interrupts
00066 
00067   //Enable UCB0 Interrupts
00068   //IE2 |= UCB0TXIE;              // Enable USCI_B0 TX Interrupts
00069   //IE2 |= UCB0RXIE;              // Enable USCI_B0 RX Interrupts
00070 }